

## **BRAINWARE UNIVERSITY**

## **Term End Examination 2020 - 21**

Programme – Diploma in Computer Science & Engineering

**Course Name – Digital Electronics** 

**Course Code - DCSE303** 

Semester / Year - Semester III

Time allotted: 85 Minutes

(iv)

Full Marks: 70

[The figure in the margin indicates full marks. Candidates are required to give their answers in their own words as far as practicable.]

Group-A (Multiple Choice Type Question)  $1 \times 70 = 70$ 1. (Answer any Seventy) (i) Convert  $(0.345)_{10}$  into an octal number a) b)  $(0.16050)_8$  $(0.26050)_8$ d) (0.24040)8 c)  $(0.19450)_8$ (ii) Binary subtraction of 100101 – 011110 is a) 000111 b) 010101 c) 111000 d) 101010 (iii) Divide the binary numbers: 111101 ÷ 1001 and find the remainder b) 1010 a) 10 d) 11 c) 1100

| On subtracting $(001100)_2$ from $(101001)_2$ using 2's complement, we get |                                          |  |
|----------------------------------------------------------------------------|------------------------------------------|--|
| a) 1101100                                                                 | b) 11101                                 |  |
| c) 11010101                                                                | d) 11010111                              |  |
| (v) 1's complement can be easily of                                        | otained by using                         |  |
| a) Comparator                                                              | b) Inverter                              |  |
| c) Adder                                                                   | d) Subtractor                            |  |
| (vi) What is the octal equivalent of                                       | the binary number: 10111101              |  |
| a) 675                                                                     | b) 275                                   |  |
| c) 572                                                                     | d) 573                                   |  |
| (vii) The digit F in Hexadecimal sy                                        | stem is equivalent to in decimal system. |  |
| a) 13                                                                      | b) 14                                    |  |
| c) 15                                                                      | d) 17                                    |  |
| (viii) Solution of(11001)2 – (10001                                        | )2 is                                    |  |
| a) 10000                                                                   | b) 1000                                  |  |
| c) 100                                                                     | d) 1                                     |  |
| (ix) The digit 10001 in Binary system                                      | em is equivalent to in Hexadecimal       |  |
| a) 10                                                                      | b) 11                                    |  |
| c) D                                                                       | d) F                                     |  |
| (x) The value of base x is: (211) x                                        | = (152)8                                 |  |
| a) 5                                                                       | b) 6                                     |  |
| c) 7                                                                       | d) 8                                     |  |
| (xi) Which is the prohibited state/ c                                      | ondition in S-R latch and needs to be    |  |

avoided due to unpredictable nature of output?

| a) $S = R = 0$                                                              | b) $S = 0$ , $R = 1$                                   |
|-----------------------------------------------------------------------------|--------------------------------------------------------|
| c) $S = 1$ , $R = 0$                                                        | d) S = R = 1                                           |
| (xii) Which type of triggering is sh<br>the temporary storage of digital we | nown by the D flip flops in buffer registers for ords? |
| a) Positive level triggering                                                | b) Negative level triggering                           |
| c) Positive edge triggering                                                 | d) Negative edge triggering                            |
| (xiii)                                                                      |                                                        |
| The decimal equivalent of the bina                                          | ary number $(1011.011)_2$ is                           |
| a)                                                                          | b)                                                     |
| $(11.375)_{10}$                                                             | $(10.123)_{10}$                                        |
| c)                                                                          | d)                                                     |
| $(11.175)_{10}$                                                             | $(9.23)_{10}$                                          |
| (xiv) The decimal number 10 is re                                           | presented in its BCD form as                           |
| a) 10100000                                                                 | b) 1010111                                             |
| c) 10000                                                                    | d) 101011                                              |
| (xv) Convert the hexadecimal num                                            | nber (1E2)16 to decimal                                |
| a) 480                                                                      | b) 483                                                 |
| c) 482                                                                      | d) 484                                                 |
| (xvi)                                                                       |                                                        |
|                                                                             |                                                        |

The octal equivalent of the decimal number  $(417)_{10}$  is

b) a)

 $(641)_8$  $(619)_8$ 



| c) 10                                                                  | d) 11                              |
|------------------------------------------------------------------------|------------------------------------|
| (xxiv) The gates required to build a half adde                         | er are                             |
| a) EX-OR gate and NOR gate                                             | b) EX-OR gate and OR gate          |
| c) EX-OR gate and AND gate                                             | d) EX-OR gate and NAND gate        |
| (xxv) Exclusive-OR (XOR) logic gates can b ogic gates                  | e constructed from what other      |
| a) OR gates only                                                       | b) AND gates and NOT gates         |
| c) AND gates, OR gates, and NOT gates                                  | d) OR gates and NOT gates          |
| (xxvi) A digital system consists of typ                                | es of circuits.                    |
| a) 2                                                                   | b) 3                               |
| c) 4                                                                   | d) 5                               |
| (xxvii) In a sequential circuit, the output at an values at that time. | ny time depends only on the input  |
| a) Past output values                                                  | b) Intermediate values             |
| c) Both past output and present input                                  | d) Present input values            |
| (xxviii) In which operation carry is obtained?                         |                                    |
| a) Subtraction                                                         | b) Addition                        |
| c) Multiplication                                                      | d) Both addition and subtraction   |
| (xxix) If A, B and C are the inputs of a full ac                       | dder then the carry is given by    |
| a) A AND B OR (A OR B) ANDC                                            | b) A OR B OR (A AND B) C           |
| c) (A AND B) OR (A AND B)C                                             | d) A XOR B XOR (A XOR B) AND C     |
| (xxx) How many AND, OR and EXOR gates of full adder?                   | are required for the configuration |

b) 2, 1, 2

a) 1, 2, 2

| c) 3, 1, 2                                                                                           | d) 4, 0, 1                                |
|------------------------------------------------------------------------------------------------------|-------------------------------------------|
| (xxxi) What does minuend and subtrahend den                                                          | ote in a subtractor?                      |
| a) Their corresponding bits of input                                                                 | b) Its outputs                            |
| c) Its inputs                                                                                        | d) Borrow bits                            |
| (xxxii) The output of a subtractor is given by (i                                                    | f A, B and X are the inputs)              |
| a) A AND B XOR X                                                                                     | b) A XOR B XOR X                          |
| c) A OR B NOR X                                                                                      | d) A NOR B XOR X                          |
| (xxxiii) The output of a full subtractor is same                                                     | as                                        |
| a) Half adder                                                                                        | b) Full adder                             |
| c) Half subtractor                                                                                   | d) Decoder                                |
| (xxxiv) TTL is called transistor—transistor logic<br>function and the amplifying function are perfor |                                           |
| a) Resistors                                                                                         | b) Bipolar junction transistors           |
| c) One transistor                                                                                    | d) Resistors and transistors respectively |
| (xxxv) In RTL NOR gate, the output is at logic                                                       | 1 only when all the inputs are at         |
| a) logic 0                                                                                           | b) logic 1                                |
| c) +10V                                                                                              | d) Floating                               |
| (xxxvi) The role of the is to convert the voltage in RTL.                                            | ne collector current into a               |
| a) Collector resistor                                                                                | b) Base resistor                          |
| c) Capacitor                                                                                         | d) Inductor                               |
| (xxxvii) The primary advantage of RTL techno                                                         | ology was that                            |
| a) It results as low power dissipation                                                               | b) It uses a minimum number of resistors  |
| c) It uses a minimum number of transistors                                                           | d) It operates swiftly                    |

| (xxxviii) TTL circuits with "totem-pole" outp   | ut stage minimize                       |
|-------------------------------------------------|-----------------------------------------|
| a) The power dissipation in RTL                 | b) The time consumption in RTL          |
| c) The speed of transferring rate in RTL        | d) Propagation delay in RTL             |
| (xxxix) How many stages a DTL consist of?       |                                         |
| a) 2                                            | b) 3                                    |
| c) 4                                            | d) 5                                    |
| (xl) A disadvantage of DTL is                   |                                         |
| a) The input transistor to the resister         | b) The input resister to the transistor |
| c) The increased fan-in                         | d) The increased fan-out                |
| (xli) The full form of ECL is                   |                                         |
| a) Emitter-collector logic                      | b) Emitter-complementary logic          |
| c) Emitter-coupled logic                        | d) Emitter-cored logic                  |
| (xlii) In an ECL the output is taken from       |                                         |
| a) Emitter                                      | b) Base                                 |
| c) Collector                                    | d) Junction of emitter and base         |
| (xliii) The ECL circuits usually operates with  |                                         |
| a) Negative voltage                             | b) Positive voltage                     |
| c) Grounded voltage                             | d) High Voltage                         |
| (xliv) How many shift registers are used in a 4 | 4 bit serial adder?                     |
| a) 2                                            | b) 3                                    |
| c) 4                                            | d) 5                                    |
| (xlv) Which of the following circuit can be us  | ed as parallel to serial converter?     |
| a) Multiplexer                                  | b) De-multiplexer                       |

| c) Decoder                                                                                                         | d) Digital counter                                           |  |
|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|
| (xlvi) It is possible for an enable or strobe input<br>or more MUX ICs to the digital multiplexer wit<br>number of |                                                              |  |
| a) Inputs                                                                                                          | b) Outputs                                                   |  |
| c) Selection lines                                                                                                 | d) Enable lines                                              |  |
| (xlvii) A digital multiplexer is a Combinational circuit that selects                                              |                                                              |  |
| a) One digital information from several sources and transmits the selected one                                     | b) Many digital information and convert them into one        |  |
| c) Many decimal inputs and transmits the selected information                                                      | d) Many decimal outputs and accepts the selected information |  |
| (xlviii) How many NOT gates are required for t multiplexer?                                                        | the construction of a 4-to-1                                 |  |
| a) 3                                                                                                               | b) 4                                                         |  |
| c) 2                                                                                                               | d) 5                                                         |  |
| (xlix) One multiplexer can take the place of                                                                       |                                                              |  |
| a) Several SSI logic gates                                                                                         | b) Combinational logic circuits                              |  |
| c) Several Ex-NOR gates                                                                                            | d) Several SSI logic gates or combinational logic circuits   |  |
| (l) Most de-multiplexers facilitate which type of conversion?                                                      |                                                              |  |
| a) Decimal-to-hexadecimal                                                                                          | b) Single input, multiple outputs                            |  |
| c) AC to DC                                                                                                        | d) Odd parity to even parity                                 |  |
| (li) The odd parity output of decimal number 9 is                                                                  |                                                              |  |
| a) 0                                                                                                               | b) 1                                                         |  |
| c) 11                                                                                                              | d) 1001                                                      |  |

| (lii) (1D)16 in BCD 8421 code is                 |                                           |
|--------------------------------------------------|-------------------------------------------|
| a) 11101                                         | b) 101001                                 |
| c) 11101                                         | d) 1100011                                |
| (liii) For a code to be self-complementing       | ng the sum of all its weighs must be      |
| a) 6                                             | b) 9                                      |
| c) 10                                            | d) 12                                     |
| (liv) 8421 code is                               |                                           |
| a) self - complementing code                     | b) weighted code                          |
| c) non-weighted code                             | d) alphanumeric code                      |
| (lv) Which of the following codes is known       | own as the 8421 code?                     |
| a) Gray code                                     | b) XS-3 code                              |
| c) ASCII code                                    | d) BCD code                               |
| (lvi) The output of a logic gate is 0 whe either | n all its input are a logic 1 the gate is |
| a) an NAND or an AND                             | b) an NAND or an XOR                      |
| c) an NOR or an XNOR                             | d) an NAND or a XNOR                      |
| (lvii) A +A' B + A'B'C + A'B'C' D +              | =                                         |
| a) $A + B + C +$                                 | b) A' + B' + C'+ D' +                     |
| c) 1                                             | d) 0                                      |
| (lviii) The simplified form of the Boole         | an expression (X+Y+XY)(X+Z) is            |
| a) X+Y+Z                                         | b) XY+YZ                                  |
| c) X +YZ                                         | d) XZ+Y                                   |

(lix) A +B=B+A; AB=BA represents which laws?

a) commutative

b) associative

| c) distributive                                                                                                                       | d) idempotence                   |  |
|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--|
| (lx) How many inputs and outputs does a full-adder have ?                                                                             |                                  |  |
| a) two inputs, two outputs                                                                                                            | b) two inputs, one output        |  |
| c) three inputs, two outputs                                                                                                          | d) two inputs, three outputs     |  |
| (lxi) Parallel adders are                                                                                                             |                                  |  |
| a) combinational logic circuits                                                                                                       | b) sequential logic circuits     |  |
| c) both of these                                                                                                                      | d) none of these                 |  |
| (lxii) BCD subtractions is performed by using                                                                                         | g                                |  |
| a) 1's complement representation                                                                                                      | b) 2's complement representation |  |
| c) 5's complement representation                                                                                                      | d) 9's complement representation |  |
| (lxiii) A logic circuit that accepts several data inputs and allows only one of them at a time to get through to the output is called |                                  |  |
| a) a multiplexer                                                                                                                      | b) a demultiplexer               |  |
| c) a transmitter                                                                                                                      | d) a receiver                    |  |
| (lxiv) A multiplexer with four select bits is a                                                                                       |                                  |  |
| a) 4:1 multiplexer                                                                                                                    | b) 8:1 multiplexer               |  |
| c) 16:1 multiplexer                                                                                                                   | d) 32:1 multiplexer              |  |
| (lxv) A MUX with its address bits generated                                                                                           | by a counter operates as a       |  |
| a) parallel-to-serial converter                                                                                                       | b) serial-to-parallel converter  |  |
| c) modified counter                                                                                                                   | d) modified multiplexer          |  |
| (lxvi) A flip-flop has two outputs which are                                                                                          |                                  |  |
| a) always 0                                                                                                                           | b) always 1                      |  |
| c) always complementary                                                                                                               | d) All of these                  |  |

(lxvii) Which of the following input combinations is not allowed in an S-R flip-flop?

a) 
$$S=0$$
,  $R=0$ 

b) 
$$S=0$$
,  $R=1$ 

c) 
$$S=1$$
,  $R=0$ 

d) 
$$S=1$$
,  $R=1$ 

(lxviii) When a flip-flop is set, its outputs will be

a) 
$$Q=0$$
,  $Q'=0$ 

b) 
$$Q=1$$
,  $Q'=0$ 

c) 
$$Q=0$$
,  $Q'=1$ 

d) 
$$Q=1$$
,  $Q'=1$ 

(lxix) The output Qn of a J-K flip-flop is 1. it changes to 0 when a clock pulse is applied. the input Jn and Kn are respectively

a) 
$$0$$
 and  $X$ 

b) 
$$1$$
 and  $X$ 

(lxx) The transparent latch is