



## **BRAINWARE UNIVERSITY**

## **Term End Examination 2022** Programme – BCA-2022 Course Name - Computer Hardware & Digital Logic **Course Code - BCAC102** (Semester I)

Full Marks: 60 Time: 2:30 Hours [The figure in the margin indicates full marks. Candidates are required to give their answers in their own

words as far as practicable.]

## Group-A

(Multiple Choice Type Question) 1 x 15=15 Choose the correct alternative from the following: (i) Identify the use of Boolean algebraa) Simplify any algebraic expression b) Solve the mathematical problem c) Minimize the number of connection and d) Perform arithmetic calculation inputs in a circuit (ii) According to Boolean Law, A+1 match the result a) 1 b) A c) 0 d) A' (iii) Convert Decimal 0.345 into an octal number results b) 0.1945 a) 0.1605 c) 0.2605 d) 0.2404 (iv) The term BCD, stands for a) Biased Coded Decimal, which represents b) Binary calculated Decimal, which represents each of the digits of an unsigned decimal as each of the digits of a signed decimal as binary byte the biased decimal equivalent c) Binary Coded Decimal, that represents each Binary Coded Decimal, that represents of the digits of an unsigned decimal as the 4decimal number as the binary equivalents bit binary equivalents. (v) Two nibble is equal tob) 2 bits a) 1 byte d) 4 bits c) 2 byte (vi) An inverter gate may be implemented using a) Two diodes b) A resistance and a capacitance

Page 1 of 3

d) An inductance and capacitance

b) Commutative properties

c) Transistors

a) Associative properties

(vii) The OR operation performs in Boolean algebra by-

| (viii)                                                                                   | c) Distributive properties According to Boolean Law, A+1 may represent as-                  | d) all of these                                                     |     |  |
|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|--|
| (*)                                                                                      | a) 1                                                                                        | b) 0                                                                |     |  |
|                                                                                          | c) A'                                                                                       | d) A                                                                |     |  |
| (ix)                                                                                     | The involution of A is equal to the                                                         | ,                                                                   |     |  |
|                                                                                          | a) 1                                                                                        | b) 0                                                                |     |  |
|                                                                                          | c) A'                                                                                       | d) A                                                                |     |  |
| (x)                                                                                      | ) Which of the following flip-flop is used as a latch in digital electronics?               |                                                                     |     |  |
|                                                                                          | a) J-K flip-flop                                                                            | b) R-S flip-flop                                                    |     |  |
|                                                                                          | c) T flip-flop                                                                              | d) D flip-flop                                                      |     |  |
| (xi)                                                                                     | The logic circuits, whose outputs at any instant of but also on the past outputs are called |                                                                     |     |  |
|                                                                                          | a) Combinational circuit                                                                    | b) Sequential circuits                                              |     |  |
|                                                                                          | c) Latches                                                                                  | d) Flip-flops                                                       |     |  |
| (xii)                                                                                    | In a multiplexer the output depends on its                                                  |                                                                     |     |  |
|                                                                                          | a) Data inputs                                                                              | b) Select inputs                                                    |     |  |
| /:::N                                                                                    | c) Select outputs                                                                           | d) Machine input                                                    |     |  |
| (XIII)                                                                                   | When two 16-input multiplexers drives a 2-input                                             |                                                                     |     |  |
|                                                                                          | a) 2-input MUX                                                                              | b) 32-input MUX                                                     |     |  |
| c) 24-input MUX (xiv) The inputs / outputs of an analog multiplexe r/ De-multiplexer are |                                                                                             |                                                                     |     |  |
| (AIV)                                                                                    |                                                                                             | ·                                                                   |     |  |
|                                                                                          | <ul><li>a) Bidirectional</li><li>c) Even parity</li></ul>                                   | <ul><li>b) Unidirectional</li><li>d) Binary-coded decimal</li></ul> |     |  |
| (xv)                                                                                     | Which of the following circuits come under the cl                                           | •                                                                   |     |  |
| ()                                                                                       | case1. Full adder case2. Full subtractor case3. Ha                                          | _                                                                   |     |  |
|                                                                                          | a) 1 only                                                                                   | b) 3 and 4                                                          |     |  |
|                                                                                          | c) 4 and 5                                                                                  | d) 1,2 and 3                                                        |     |  |
|                                                                                          | Grou                                                                                        | n-R                                                                 |     |  |
| (Short Answer Type Questions)                                                            |                                                                                             |                                                                     |     |  |
| (constraints of production)                                                              |                                                                                             |                                                                     |     |  |
| 2. Find the Canonical SOP Expression: Y(A,B)=A+B                                         |                                                                                             |                                                                     |     |  |
|                                                                                          |                                                                                             |                                                                     |     |  |
|                                                                                          |                                                                                             |                                                                     |     |  |
| 3. Write a short note on Exclusive gates                                                 |                                                                                             |                                                                     |     |  |
| 4. D                                                                                     | 4. Draw the circuit diagram of the D latch and explain its action.                          |                                                                     |     |  |
|                                                                                          | esign a full-subtractor using two half-subtractors, v                                       |                                                                     | (3) |  |
| 6. Implement the Boolean function by using basic logic gates: (3)                        |                                                                                             |                                                                     |     |  |
| F                                                                                        | $F = (A + B + C) \cdot (A' + B' + C) \cdot (A + B' + C)$                                    |                                                                     |     |  |
|                                                                                          | OR                                                                                          | 1                                                                   |     |  |
| D                                                                                        | raw a truth table for the equation: Y = ABC(C+D')                                           |                                                                     | (3) |  |
|                                                                                          |                                                                                             |                                                                     |     |  |

**Group-C** (Long Answer Type Questions)

5 x 6=30

| Explain the Double Complement Law of boolean algebra with proper examples.                                                     |     |  |
|--------------------------------------------------------------------------------------------------------------------------------|-----|--|
| What are NAND, NOR, X-OR, and X-NOR operations in Boolean algebra?                                                             |     |  |
| Define the following terms as applied to flip-flops: Set-up time, Hold time.                                                   |     |  |
| <ol> <li>Define the following terms as applied to flip-flops: Maximum clock frequency, Power<br/>dissipation</li> </ol>        | (5) |  |
| 11. Implement the following Boolean function with a multiplexer and external gates: $F$ (A,B, C,D) = $\Pi$ (0,2,5,6,7,8,9,10)? | (5) |  |
| 12. With necessary circuit diagrams, prove NAND is universal gate                                                              | (5) |  |
| OR                                                                                                                             |     |  |
| With necessary circuit diagrams, prove NOR is a universal gate                                                                 | (5) |  |
| *****************                                                                                                              |     |  |